Email: jalastru@unizar.es

Address: Campus Río Ebro, University of Zaragoza
C/María de Luna 1, Ada Byron Building,
50018, Zaragoza, Spain

ABOUT ME

Jesús Alastruey Benedé is a Telecommunications Engineer, specializing in Communications, and holds a PhD from the University of Zaragoza (UZ, 1997 and 2009). Since 1999 he has been a professor in the area of Computer Architecture and Technology in the Department of Computer Science and Systems Engineering at the University of Zaragoza, currently as an associate professor. Professor Alastruey is a member of the Computer Architecture research group of the University of Zaragoza (gaZ), and of the Aragon Institute of Engineering Research (I3A). The gaZ participates in the European Network of Excellence HiPEAC and is recognized as a consolidated research group by the Government of Aragon.

Prof. Alastruey has advised a Ph.D thesis and has been a member of the research team in 7 consecutive projects of the National Plan. Some of his work has been published in high impact journals and in prestigious conferences in the area of Computer Architecture. His interests include processor design, performance oriented cache memory hierarchy, high performance programming for parallel architectures and energy saving techniques for multiprocessor chips.

Professor Alastruey’s official profile can be found at:
https://janovas.unizar.es/sideral/CV/jesus-alastruey-benede
And his web page address is:
http://webdiis.unizar.es/u/chus/

PUBLICATIONS
39 entries « 5 of 8 »

2014

Proceedings Articles

Ferrerón, Alexandra; Suarez-Gracia, Dario; Alastruey-Benedé, Jesús; Monreal, Teresa; Vinals, Victor

Block disabling characterization and improvements in CMPs operating at ultra-low voltages Proceedings Article

In: 2014 IEEE 26th International Symposium on Computer Architecture and High Performance Computing, pp. 238–245, IEEE 2014.

BibTeX

2013

Proceedings Articles

Ferrerón-Labari, Alexandra; Ortín-Obón, Marta; Suárez-Gracia, Darío; Alastruey-Benedé, Jesús; Viñals-Yúfera, Víctor

Shrinking L1 Instruction Caches to Improve Energy–Delay in SMT Embedded Processors Proceedings Article

In: International Conference on Architecture of Computing Systems, pp. 256–267, Springer 2013.

BibTeX

2009

Journal Articles

Alastruey, Jesús; Monreal, Teresa; Valero, M; Viñals, V

Implementación de un Predictor de último Uso con Decaimiento Journal Article

In: XX Jornadas de Paralelismo, La Coruña (España), pp. 17–18, 2009.

BibTeX

2008

Proceedings Articles

Alastruey, Jesús; Monreal, Teresa; Cazorla, Francisco; Viñals, Víctor; Valero, Mateo

Selection of the register file size and the resource allocation policy on SMT processors Proceedings Article

In: 2008 20th International Symposium on Computer Architecture and High Performance Computing, pp. 63–70, IEEE 2008.

BibTeX

2007

Proceedings Articles

Alastruey, Jesús; Monreal, Teresa; Viñals, Víctor; Valero, Mateo

Microarchitectural support for speculative register renaming Proceedings Article

In: 2007 IEEE International Parallel and Distributed Processing Symposium, pp. 1–10, IEEE 2007.

BibTeX

39 entries « 5 of 8 »